# Octal 3-State Noninverting Transparent Latch with LSTTL-Compatible Inputs # **High-Performance Silicon-Gate CMOS** The MC74HCT373A may be used as a level converter for interfacing TTL or NMOS outputs to High-Speed CMOS inputs. The HCT373A is identical in pinout to the LS373. The eight latches of the HCT373A are transparent D-type latches. While the Latch Enable is high the Q outputs follow the Data Inputs. When Latch Enable is taken low, data meeting the setup and hold times becomes latched. The Output Enable does not affect the state of the latch, but when Output Enable is high, all outputs are forced to the high-impedance state. Thus, data may be latched even when the outputs are not enabled. The HCT373A is identical in function to the HCT573A, which has the input pins on the opposite side of the package from the output pins. This device is similar in function to the HCT533A, which has inverting outputs. - Output Drive Capability: 15 LSTTL Loads - TTL/NMOS-Compatible Input Levels - Outputs Directly Interface to CMOS, NMOS, and TTL - Operating Voltage Range: 4.5 to 5.5 V - Low Input Current: 1.0 μA - In Compliance with the Requirements Defined by JEDEC Standard No. 7A - Chip Complexity: 196 FETs or 49 Equivalent Gates - These devices are available in Pb-free package(s). Specifications herein apply to both standard and Pb-free devices. Please see our website at www.onsemi.com for specific Pb-free orderable part numbers, or contact your local ON Semiconductor sales office or representative. # ON Semiconductor® http://onsemi.com A = Assembly Location WL = Wafer Lot YY = Year WW = Work Week #### **ORDERING INFORMATION** | Device | Package | Shipping | |-----------------|-----------|-------------| | MC74HCT373AN | PDIP-20 | 1440 / Box | | MC74HCT373ADW | SOIC-WIDE | 38 / Rail | | MC74HCT373ADWR2 | SOIC-WIDE | 1000 / Reel | | MC74HCT373ADT | TSSOP-20 | 75 / Rail | | MC74HCT373ADTR2 | TSSOP-20 | 2500 / Reel | # **LOGIC DIAGRAM** | Design Criteria | Value | Units | |---------------------------------|--------|-------| | Internal Gate Count* | 49 | ea. | | Internal Gate Propagation Delay | 1.5 | ns | | Internal Gate Power Dissipation | 5.0 | μW | | Speed Power Product | 0.0075 | рЈ | <sup>\*</sup>Equivalent to a two-input NAND gate. # **PIN ASSIGNMENT** | OUTPUT ENABLE | 1● | 20 | ] v <sub>cc</sub> | |---------------|----|----|-------------------| | Q0 [ | 2 | 19 | ] Q7 | | D0 [ | 3 | 18 | ] D7 | | D1 [ | 4 | 17 | ] D6 | | Q1 [ | 5 | 16 | □ Q6 | | Q2 [ | 6 | 15 | ] Q5 | | D2 [ | 7 | 14 | ] D5 | | D3 [ | 8 | 13 | ] D4 | | Q3 [ | 9 | 12 | ] Q4 | | GND [ | 10 | 11 | LATCH<br>ENABLE | | | | | LINADEL | # **FUNCTION TABLE** | Inputs | | | Output | |------------------|-----------------|---|-----------| | Output<br>Enable | Latch<br>Enable | D | Q | | L | Н | Н | Н | | L | Н | L | L | | L | L | X | No Change | | Н | Х | X | Z | X = don't care Z = high impedance #### **MAXIMUM RATINGS\*** | Symbol | Parameter | Value | Unit | |------------------|-----------------------------------------------------------------------------------------------|---------------------------|------| | V <sub>CC</sub> | DC Supply Voltage (Referenced to GND) | - 0.5 to + 7.0 | V | | V <sub>in</sub> | DC Input Voltage (Referenced to GND) | $-$ 0.5 to $V_{CC}$ + 0.5 | V | | V <sub>out</sub> | DC Output Voltage (Referenced to GND) | $-$ 0.5 to $V_{CC}$ + 0.5 | V | | I <sub>in</sub> | DC Input Current, per Pin | ±[ <b>2</b> 0 | mA | | I <sub>out</sub> | DC Output Current, per Pin | ±[ <b>3</b> 5 | mA | | I <sub>CC</sub> | DC Supply Current, V <sub>CC</sub> and GND Pins | ±[ <b>7</b> 5 | mA | | P <sub>D</sub> | Power Dissipation in Still Air, Plastic DIP† SOIC Package† TSSOP Package† | 750<br>500<br>450 | mW | | T <sub>stg</sub> | Storage Temperature | - 65 to + 150 | °C | | TL | Lead Temperature, 1 mm from Case for 10 Seconds<br>(Plastic DIP, SOIC, SSOP or TSSOP Package) | 260 | °C | This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range GND $\leq$ ( $V_{in}$ or $V_{out}$ ) $\leq$ $V_{CC}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or $V_{CC}$ ). Unused outputs must be left open. For high frequency or heavy load considerations, see Chapter 2 of the ON Semiconductor High-Speed CMOS Data Book (DL129/D). #### RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | Min | Max | Unit | |------------------------------------|------------------------------------------------------|------|----------|------| | V <sub>CC</sub> | DC Supply Voltage (Referenced to GND) | 4.5 | 5.5 | ٧ | | V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced to GND) | 0 | $V_{CC}$ | ٧ | | T <sub>A</sub> | Operating Temperature, All Package Types | - 55 | + 125 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time (Figure 1) | 0 | 500 | ns | # DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND) | | | | | Gu | aranteed Li | mit | | |-----------------|---------------------------------------------------|----------------------------------------------------------------------------------------|----------------------|-----------------|---------------|------------|------| | Symbol | Parameter | Test Conditions | V <sub>CC</sub><br>V | – 55 to<br>25°C | ≤ <b>85°C</b> | ≤ 125°C | Unit | | V <sub>IH</sub> | Minimum High-Level Input<br>Voltage | $V_{out}$ = 0.1 V or $V_{CC}$ – 0.1 V $ I_{out} \le 20 \mu A$ | 4.5<br>5.5 | 2.0<br>2.0 | 2.0<br>2.0 | 2.0<br>2.0 | V | | V <sub>IL</sub> | Maximum Low-Level Input<br>Voltage | $V_{out}$ = 0.1 V or $V_{CC}$ – 0.1 V $\left I_{out}\right $ $\leq$ 20 $\mu A$ | 4.5<br>5.5 | 0.8<br>0.8 | 0.8<br>0.8 | 0.8<br>0.8 | V | | V <sub>OH</sub> | Minimum High-Level Output<br>Voltage | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out} \le 20 \ \mu A$ | 4.5<br>5.5 | 4.4<br>5.4 | 4.4<br>5.4 | 4.4<br>5.4 | V | | | | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out} \le 6.0 \text{ mA}$ | 4.5 | 3.98 | 3.84 | 3.7 | | | V <sub>OL</sub> | Maximum Low-Level Output Voltage | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out} \le 20 \ \mu A$ | 4.5<br>5.5 | 0.1<br>0.1 | 0.1<br>0.1 | 0.1<br>0.1 | V | | | | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out} \le 6.0 \text{ mA}$ | 4.5 | 0.26 | 0.33 | 0.4 | | | I <sub>in</sub> | Maximum Input Leakage Current | V <sub>in</sub> = V <sub>CC</sub> or GND | 5.5 | ±[0.1 | ±[1.0 | ±[1.0 | μΑ | | I <sub>OZ</sub> | Maximum Three–State<br>Leakage Current | Output in High-Impedance State $V_{in} = V_{IL}$ or $V_{IH}$ $V_{out} = V_{CC}$ or GND | 5.5 | ±[0.5 | ±[5.0 | ±[10 | μΑ | | I <sub>CC</sub> | Maximum Quiescent Supply<br>Current (per Package) | $V_{in} = V_{CC}$ or GND $I_{out} = 0 \mu A$ | 5.5 | 4.0 | 40 | 160 | μΑ | <sup>\*</sup>Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Recommended Operating Conditions. <sup>†</sup>Derating — Plastic DIP: – 10 mW/°C from 65° to 125°C SOIC Package: - 7 mW/°C from 65° to 125°C TSSOP Package: - 6.1 mW/°C from 65° to 125°C | $\Delta I_{CC}$ | Additional Quiescent Supply Current | V <sub>in</sub> = 2.4 V, Any One Input<br>V <sub>in</sub> = V <sub>CC</sub> or GND, Other Inputs | 5.5 | ≥ <b>-55°C</b> | 25°C to 125°C | mA | |-----------------|-------------------------------------|--------------------------------------------------------------------------------------------------|-----|----------------|---------------|----| | | Guirone | $I_{\text{out}} = 0 \mu \text{A}$ | | 2.9 | 2.4 | | NOTE: 1. Total Supply Current = $I_{CC} + \Sigma \Delta I_{CC}$ . NOTE: Information on typical parametric values can be found in Chapter 2 of the ON Semiconductor High-Speed CMOS Data Book (DL129/D). # AC ELECTRICAL CHARACTERISTICS ( $V_{CC}$ = 5.0 V ± 10%, $C_L$ = 50 pF, Input $t_r$ = $t_f$ = 6.0 ns) | | | Gu | Guaranteed Limit | | | |----------------------------------------|----------------------------------------------------------------------------|-----------------|------------------|---------|------| | Symbol | Parameter | – 55 to<br>25°C | ≤ <b>85°C</b> | ≤ 125°C | Unit | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Input D to Q (Figures 1 and 5) | 28 | 35 | 42 | ns | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Latch Enable to Q (Figures 2 and 5) | 32 | 40 | 48 | ns | | t <sub>PLZ</sub> ,<br>t <sub>PHZ</sub> | Maximum Propagation Delay, Output Enable to Q (Figures 3 and 6) | 30 | 38 | 45 | ns | | t <sub>PZL</sub> ,<br>t <sub>PZH</sub> | Maximum Propagation Delay, Output Enable to Q (Figures 3 and 6) | 35 | 44 | 53 | ns | | t <sub>TLH</sub> ,<br>t <sub>THL</sub> | Maximum Output Transition Time, Any Output (Figures 1 and 5) | 12 | 15 | 18 | ns | | C <sub>in</sub> | Maximum Input Capacitance | 10 | 10 | 10 | pF | | C <sub>out</sub> | Maximum Three-State Output Capacitance<br>(Output in High-Impedance State) | 15 | 15 | 15 | pF | NOTE: For propagation delays with loads other than 50 pF, and information on typical parametric values, see Chapter 2 of the ON Semiconductor High-Speed CMOS Data Book (DL129/D). | | | Typical @ 25°C, V <sub>CC</sub> = 5.0 V | | |----------|--------------------------------------------|-----------------------------------------|----| | $C_{PD}$ | Power Dissipation Capacitance (Per Latch)* | 65 | pF | <sup>\*</sup>Used to determine the no-load dynamic power consumption: $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ . For load considerations, see Chapter 2 of the ON Semiconductor High-Speed CMOS Data Book (DL129/D). # **TIMING REQUIREMENTS** ( $V_{CC}$ = 5.0 V ± 10%, Input $t_r$ = $t_f$ = 6.0 ns) | | | Gı | Guaranteed Limit | | | |---------------------------------|--------------------------------------------------------|-----------------|------------------|---------|------| | Symbol | Parameter | – 55 to<br>25°C | ≤ <b>85°C</b> | ≤ 125°C | Unit | | t <sub>su</sub> | Minimum Setup Time, Input D to Latch Enable (Figure 4) | 10 | 13 | 15 | ns | | t <sub>h</sub> | Minimum Hold Time, Latch Enable to Input D (Figure 4) | 10 | 13 | 15 | ns | | t <sub>w</sub> | Minimum Pulse Width, Latch Enable (Figure 2) | 12 | 15 | 18 | ns | | t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times<br>(Figure 1) | 500 | 500 | 500 | ns | # **EXPANDED LOGIC DIAGRAM** # **SWITCHING WAVEFORMS** Figure 1. Figure 2. Figure 3. Figure 4. # **TEST CIRCUITS** \*Includes all probe and jig capacitance \*Includes all probe and jig capacitance Figure 5. Figure 6. #### **PACKAGE DIMENSIONS** #### NOTES: - IOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL. 4. DIMENSION B DOES NOT INCLUDE MOLD FLASH. | | INC | HES | MILLIN | IETERS | |-----|-----------|-------|----------|--------| | DIM | MIN | MAX | MIN | MAX | | Α | 1.010 | 1.070 | 25.66 | 27.17 | | В | 0.240 | 0.260 | 6.10 | 6.60 | | С | 0.150 | 0.180 | 3.81 | 4.57 | | D | 0.015 | 0.022 | 0.39 | 0.55 | | Е | 0.050 BSC | | 1.27 | BSC | | т | 0.050 | 0.070 | 1.27 | 1.77 | | G | 0.100 BSC | | 2.54 | BSC | | J | 0.008 | 0.015 | 0.21 | 0.38 | | K | 0.110 | 0.140 | 2.80 | 3.55 | | Г | 0.300 | BSC | 7.62 BSC | | | М | 0° | 15° | 0° | 15° | | N | 0.020 | 0.040 | 0.51 | 1.01 | #### SO-20 **DW SUFFIX** CASE 751D-05 ISSUE F - NOTES: 1. DIMENSIONS ARE IN MILLIMETERS. 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994. 3. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE. - MAXIMUM MOLD FRO HOSION 0.15 PER SIDE. DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF B DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | IETERS | |-----|--------|--------| | DIM | MIN | MAX | | Α | 2.35 | 2.65 | | A1 | 0.10 | 0.25 | | В | 0.00 | 0.49 | | С | | 0.32 | | D | 12.65 | 12.95 | | E | 7.40 | 7.60 | | е | 1.27 | BSC | | Н | 10.05 | 10.55 | | h | 0.25 | 0.75 | | L | 0.50 | 0.90 | | θ | 0 ° | 7 ° | #### PACKAGE DIMENSIONS # TSSOP-20 - NOTES: DIMENSIONING AND TOLERANCING PER ANSI - 1. DIMENSIONING AND TOLERANGING FER ANS Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. - I. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE DAMBAR - PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. - TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. - 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-. | | MILLIN | IETERS | INC | HES | | |-----|--------|--------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 6.40 | 6.60 | 0.252 | 0.260 | | | В | 4.30 | 4.50 | 0.169 | 0.177 | | | С | | 1.20 | | 0.047 | | | D | 0.05 | 0.15 | 0.002 | 0.006 | | | F | 0.50 | 0.75 | 0.020 | 0.030 | | | G | 0.65 | BSC | 0.026 | BSC | | | Н | 0.27 | 0.37 | 0.011 | 0.015 | | | J | 0.09 | 0.20 | 0.004 | 0.008 | | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | | K | 0.19 | 0.30 | 0.007 | 0.012 | | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | | ٦ | 6.40 | BSC | 0.252 BSC | | | | M | 0° | 8° | 0° | 8° | | | | | | | | | ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082-1312 USA Phone: 480-829-7710 or 800-344-3860 Toll Free USA/Canada Fax: 480-829-7709 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com 0.100 (0.004) -T- SEATING N. American Technical Support: 800-282-9855 Toll Free Japan: ON Semiconductor, Japan Customer Focus Center 2-9-1 Kamimeguro, Meguro-ku, Tokyo, Japan 153-0051 Phone: 81-3-5773-3850 ON Semiconductor Website: http://onsemi.com Order Literature: http://www.onsemi.com/litorder For additional information, please contact your local Sales Representative. # **M74HCT373** # OCTAL D-TYPE LATCH WITH 3 STATE OUTPUT NON INVERTING - HIGH SPEED: - $t_{PD}$ = 19ns (TYP.) at $V_{CC}$ = 4.5V - LOW POWER DISSIPATION: $I_{CC} = 4\mu A(MAX.)$ at $T_A=25^{\circ}C$ - COMPATIBLE WITH TTL OUTPUTS : $V_{IH} = 2V \text{ (MIN.) } V_{IL} = 0.8V \text{ (MAX)}$ - SYMMETRICAL OUTPUT IMPEDANCE: |I<sub>OH</sub>| = I<sub>OL</sub> = 6mA (MIN) - BALANCED PROPAGATION DELAYS: t<sub>PLH</sub> ≅ t<sub>PHL</sub> - PIN AND FUNCTION COMPATIBLE WITH 74 SERIES 373 The M74HCT373 is an high speed CMOS OCTAL LATCH WITH 3-STATE OUTPUTS fabricated with sub-micron silicon gate $C^2MOS$ technology. This 8-BIT D-Type latches is controlled by a latch enable input (LE) and output enable input ( $\overline{OE}$ ). While the LE input is held at a high level, the Q outputs will follow the data input. When the LE is taken low, the Q outputs will be latched at the logic level of D input data. While the $\overline{OE}$ input is at low level, the eight outputs will be in a normal logic state (high or low logic #### **ORDER CODES** | PACKAGE | TUBE | T & R | |---------|--------------|-----------------| | DIP | M74HCT373B1R | | | SOP | M74HCT373M1R | M74HCT373RM13TR | | TSSOP | | M74HCT373TTR | level) and when $\overline{OE}$ is in high level the outputs will be in a high impedance state. The 3-State output configuration and the wide choice of outline make bus organized system simple. All inputs are equipped with protection circuits against static discharge and transient excess voltage. # PIN CONNECTION AND IEC LOGIC SYMBOLS August 2001 1/11 # INPUT AND OUTPUT EQUIVALENT CIRCUIT # **PIN DESCRIPTION** | PIN No | SYMBOL | NAME AND FUNCTION | |-------------------------------|-----------------|------------------------------------------| | 1 | OE | 3 State Output Enable Input (Active LOW) | | 2, 5, 6, 9, 12,<br>15, 16, 19 | Q0 to Q7 | 3 State Outputs | | 3, 4, 7, 8, 13,<br>14, 17, 18 | D0 to D7 | Data Inputs | | 11 | LE | Latch Enable Input | | 10 | GND | Ground (0V) | | 20 | V <sub>CC</sub> | Positive Supply Voltage | # **TRUTH TABLE** | | INPUTS | | | | | | | |----|--------|---|---------------|--|--|--|--| | ŌĒ | LE | D | Q | | | | | | Н | X | Х | Z | | | | | | L | L | X | NO CHANGE (*) | | | | | | L | Н | L | L | | | | | | L | Н | Н | Н | | | | | # **LOGIC DIAGRAM** 2/11 X: Don't Care Z: High Impedance (\*): Q Outputs are latched at the time when the LE input is taken low logic level. # **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |-------------------------------------|--------------------------------------|-------------------------------|------| | V <sub>CC</sub> | Supply Voltage | -0.5 to +7 | V | | VI | DC Input Voltage | -0.5 to V <sub>CC</sub> + 0.5 | V | | V <sub>O</sub> | DC Output Voltage | -0.5 to V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | DC Input Diode Current | ± 20 | mA | | I <sub>OK</sub> | DC Output Diode Current | ± 20 | mA | | Ιο | DC Output Current | ± 35 | mA | | I <sub>CC</sub> or I <sub>GND</sub> | DC V <sub>CC</sub> or Ground Current | ± 70 | mA | | $P_{D}$ | Power Dissipation | 500(*) | mW | | T <sub>stg</sub> | Storage Temperature | -65 to +150 | °C | | T <sub>L</sub> | Lead Temperature (10 sec) | 300 | °C | Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied (\*) 500mW at 65 °C; derate to 300mW by 10mW/°C from 65°C to 85°C # RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | Value | Unit | |---------------------------------|----------------------------------------------------------|----------------------|------| | V <sub>CC</sub> | Supply Voltage | 4.5 to 5.5 | V | | VI | Input Voltage | 0 to V <sub>CC</sub> | V | | Vo | Output Voltage | 0 to V <sub>CC</sub> | V | | T <sub>op</sub> | Operating Temperature | -55 to 125 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time (V <sub>CC</sub> = 4.5 to 5.5V) | 0 to 500 | ns | # **DC SPECIFICATIONS** | | | Test Condition | | Value | | | | | | | | | |------------------|---------------------------------------------|---------------------------|--------------------------------------------------------------------------------------|-------------------------|-----------------------|-------|------|------|--------------|------|------|---| | Symbol | Parameter | Parameter V <sub>CC</sub> | | Т | T <sub>A</sub> = 25°C | | | 85°C | -55 to 125°C | | Unit | | | | | (V) | | Min. | Тур. | Max. | Min. | Max. | Min. | Max. | | | | V <sub>IH</sub> | High Level Input<br>Voltage | 4.5<br>to<br>5.5 | | 2.0 | | | 2.0 | | 2.0 | | V | | | V <sub>IL</sub> | Low Level Input<br>Voltage | 4.5<br>to<br>5.5 | | | | 0.8 | | 0.8 | | 0.8 | ٧ | | | V <sub>OH</sub> | High Level Output | 4.5 | I <sub>O</sub> =-20 μA | 4.4 | 4.5 | | 4.4 | | 4.4 | | V | | | | Voltage | 4.5 | 4.5 | I <sub>O</sub> =-6.0 mA | 4.18 | 4.31 | | 4.13 | | 4.10 | | V | | V <sub>OL</sub> | Low Level Output | 4.5 | I <sub>O</sub> =20 μA | | 0.0 | 0.1 | | 0.1 | | 0.1 | V | | | | Voltage | 4.5 | 4.5 | I <sub>O</sub> =6.0 mA | | 0.17 | 0.26 | | 0.33 | | 0.40 | V | | I <sub>I</sub> | Input Leakage<br>Current | 5.5 | $V_I = V_{CC}$ or GND | | | ± 0.1 | | ± 1 | | ± 1 | μΑ | | | I <sub>OZ</sub> | High Impedance<br>Output Leakage<br>Current | 5.5 | $V_I = V_{IH} \text{ or } V_{IL}$<br>$V_O = V_{CC} \text{ or GND}$ | | | ± 0.5 | | ± 5 | | ± 10 | μΑ | | | I <sub>CC</sub> | Quiescent Supply<br>Current | 5.5 | $V_I = V_{CC}$ or GND | | | 4 | | 40 | | 80 | μΑ | | | ΔI <sub>CC</sub> | Additional Worst<br>Case Supply<br>Current | 5.5 | Per Input pin $V_I = 0.5V$ or $V_I = 2.4V$ Other Inputs at $V_{CC}$ or GND $I_O = 0$ | | | 2.0 | | 2.9 | | 3.0 | mA | | 4/11 # AC ELECTRICAL CHARACTERISTICS ( $C_L = 50 \text{ pF}$ , Input $t_r = t_f = 6 \text{ns}$ ) | | | Test Condition | | | Value | | | | | | | | |-----------------------------------|------------------------------------------|-----------------|------|-----------------------|-------|---------|------|--------|------|--------|-------|------| | Symbol | nbol Parameter | | CL | | Т | A = 25° | С | -40 to | 85°C | -55 to | 125°C | Unit | | | | V <sub>CC</sub> | (pF) | | Min. | Тур. | Max. | Min. | Max. | Min. | Max. | | | t <sub>TLH</sub> t <sub>THL</sub> | Output Transition<br>Time | 4.5 | 50 | | | 7 | 12 | | 15 | | 18 | ns | | t <sub>PLH</sub> t <sub>PHL</sub> | Propagation Delay | | 50 | | | 20 | 30 | | 38 | | 45 | | | | Time<br>(LE - Q) | 4.5 | 150 | | | 24 | 37 | | 46 | | 56 | ns | | t <sub>PLH</sub> t <sub>PHL</sub> | Propagation Delay | | 50 | | | 19 | 30 | | 38 | | 45 | | | | Time<br>(D - Q) | 4.5 | 150 | | | 23 | 36 | | 45 | | 54 | ns | | t <sub>PZL</sub> t <sub>PZH</sub> | High Impedance | | 50 | | | 20 | 30 | | 38 | | 45 | ns | | | Output Enable<br>Time | 4.5 | 150 | $R_L = 1 K\Omega$ | | 24 | 37 | | 46 | | 56 | | | t <sub>PLZ</sub> t <sub>PHZ</sub> | High Impedance<br>Output Disable<br>Time | 4.5 | 50 | R <sub>L</sub> = 1 KΩ | | 20 | 30 | | 38 | | 45 | ns | | t <sub>W(H)</sub> | Minimum Pulse<br>Width (LE) | 4.5 | 50 | | | 8 | 15 | | 19 | | 22 | ns | | t <sub>s</sub> | Minimum Set-up<br>Time | 4.5 | 50 | | | 4 | 10 | | 13 | | 15 | ns | | t <sub>h</sub> | Minimum Hold<br>Time | 4.5 | 50 | | | | 5 | | 5 | | 8 | ns | # **CAPACITIVE CHARACTERISTICS** | | | Test Condition | | Value | | | | | | | | |-----------------|----------------------------------------------|-----------------|-----|-------|--------------------|------|--------|------|--------|-------|------| | Symbol | Parameter | V <sub>CC</sub> | | Т | <sub>A</sub> = 25° | С | -40 to | 85°C | -55 to | 125°C | Unit | | | | (V) | (V) | Min. | Тур. | Max. | Min. | Max. | Min. | Max. | | | C <sub>IN</sub> | Input Capacitance | | | | 5 | 10 | | 10 | | 10 | pF | | C <sub>PD</sub> | Power Dissipation<br>Capacitance (note<br>1) | | | | 66 | | | | | | pF | <sup>1)</sup> $C_{PD}$ is defined as the value of the IC's internal equivalent capacitance which is calculated from the operating current consumption without load. (Refer to Test Circuit). Average operating current can be obtained by the following equation. $I_{CC(opr)} = C_{PD} \times V_{CC} \times f_{IN} + I_{CC}/8$ (per Flip Flop) and the $C_{PD}$ when n pcs of Flip Flop operate, can be gained by the following equation: $C_{PD(TOTAL)} = 32 + 34 \times n$ (pF) **57** # **TEST CIRCUIT** | TEST | SWITCH | |-------------------------------------|-----------------| | t <sub>PLH</sub> , t <sub>PHL</sub> | Open | | t <sub>PZL</sub> , t <sub>PLZ</sub> | V <sub>CC</sub> | | t <sub>PZH</sub> , t <sub>PHZ</sub> | GND | $C_L = 50 pF/150 pF$ or equivalent (includes jig and probe capacitance) $R_1 = 1 K \Omega$ or equivalent $R_T = Z_{OUT}$ of pulse generator (typically $50 \Omega$ ) # WAVEFORM 1: LE TO Qn PROPAGATION DELAYS, LE MINIMUM PULSE WIDTH, Dn TO LE SETUP **AND HOLD TIMES** (f=1MHz; 50% duty cycle) **57** 6/11 # WAVEFORM 2: OUTPUT ENABLE AND DISABLE TIMES (f=1MHz; 50% duty cycle) # WAVEFORM 3: PROPAGATION DELAY TIMES (f=1MHz; 50% duty cycle) **57** # Plastic DIP-20 (0.25) MECHANICAL DATA | DIM | | mm. | | | inch | | |------|-------|-------|------|-------|-------|-------| | DIM. | MIN. | TYP | MAX. | MIN. | TYP. | MAX. | | a1 | 0.254 | | | 0.010 | | | | В | 1.39 | | 1.65 | 0.055 | | 0.065 | | b | | 0.45 | | | 0.018 | | | b1 | | 0.25 | | | 0.010 | | | D | | | 25.4 | | | 1.000 | | Е | | 8.5 | | | 0.335 | | | е | | 2.54 | | | 0.100 | | | e3 | | 22.86 | | | 0.900 | | | F | | | 7.1 | | | 0.280 | | I | | | 3.93 | | | 0.155 | | L | | 3.3 | | | 0.130 | | | Z | | | 1.34 | | | 0.053 | 8/11 # **SO-20 MECHANICAL DATA** | DIM | | mm. | | | inch | | |------|-------|-------|-------|--------|-------|-------| | DIM. | MIN. | TYP | MAX. | MIN. | TYP. | MAX. | | Α | | | 2.65 | | | 0.104 | | a1 | 0.1 | | 0.2 | 0.004 | | 0.008 | | a2 | | | 2.45 | | | 0.096 | | b | 0.35 | | 0.49 | 0.014 | | 0.019 | | b1 | 0.23 | | 0.32 | 0.009 | | 0.012 | | С | | 0.5 | | | 0.020 | | | c1 | | | 45° | (typ.) | | l | | D | 12.60 | | 13.00 | 0.496 | | 0.512 | | Е | 10.00 | | 10.65 | 0.393 | | 0.419 | | е | | 1.27 | | | 0.050 | | | e3 | | 11.43 | | | 0.450 | | | F | 7.40 | | 7.60 | 0.291 | | 0.300 | | L | 0.50 | | 1.27 | 0.020 | | 0.050 | | М | | | 0.75 | | | 0.029 | | S | | 1 | 8° (r | max.) | | 1 | # **TSSOP20 MECHANICAL DATA** | DIM. | | mm. | | inch | | | | | | |------|------|----------|------|-------|------------|--------|--|--|--| | DIN. | MIN. | TYP | MAX. | MIN. | TYP. | MAX. | | | | | А | | | 1.2 | | | 0.047 | | | | | A1 | 0.05 | | 0.15 | 0.002 | 0.004 | 0.006 | | | | | A2 | 0.8 | 1 | 1.05 | 0.031 | 0.039 | 0.041 | | | | | b | 0.19 | | 0.30 | 0.007 | | 0.012 | | | | | С | 0.09 | | 0.20 | 0.004 | | 0.0089 | | | | | D | 6.4 | 6.5 | 6.6 | 0.252 | 0.256 | 0.260 | | | | | E | 6.2 | 6.4 | 6.6 | 0.244 | 0.252 | 0.260 | | | | | E1 | 4.3 | 4.4 | 4.48 | 0.169 | 0.173 | 0.176 | | | | | е | | 0.65 BSC | | | 0.0256 BSC | | | | | | К | 0° | | 8° | 0° | | 8° | | | | | L | 0.45 | 0.60 | 0.75 | 0.018 | 0.024 | 0.030 | | | | 10/11 Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. © The ST logo is a registered trademark of STMicroelectronics © 2000 STMicroelectronics - Printed in Italy - All Rights Reserved STMicroelectronics GROUP OF COMPANIES Australia - Brazil - China - Finland - France - Germany - Hong Kong - India - Italy - Japan - Malaysia - Malta - Morocco Singapore - Spain - Sweden - Switzerland - United Kingdom © http://www.st.com # SN54HCT373, SN74HCT373 OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS SCLS009D - MARCH 1984 - REVISED AUGUST 2003 - Operating Voltage Range of 4.5 V to 5.5 V - High-Current 3-State True Outputs Can Drive Up To 15 LSTTL Loads - Low Power Consumption, 80-μA Max I<sub>CC</sub> - Typical t<sub>pd</sub> = 21 ns - ±6-mA Output Drive at 5 V - Low Input Current of 1 μA Max - Inputs Are TTL-Voltage Compatible - Eight High-Current Latches in a Single Package - Full Parallel Access for Loading # description/ordering information These 8-bit latches feature 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. They are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. The eight latches of the 'HCT373 devices are transparent D-type latches. While the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the levels that were set up at the D inputs. SN54HCT373 . . . J OR W PACKAGE SN74HCT373 . . .DB, DW, N, NS, OR PW PACKAGE (TOP VIEW) # SN54HCT373 . . .FK PACKAGE (TOP VIEW) # **ORDERING INFORMATION** | TA | PACKA | GE† | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |----------------|------------|--------------|--------------------------|---------------------| | | PDIP – N | Tube of 20 | SN74HCT373N | SN74HCT373N | | −40°C to 85°C | SOIC - DW | Tube of 25 | SN74HCT373DW | HCT373 | | | 30IC - DVV | Reel of 2000 | SN74HCT373DWR | HC1373 | | | SOP - NS | Reel of 2000 | SN74HCT373NSR | HCT373 | | -40 C to 65 C | SSOP - DB | Reel of 2000 | SN74HCT373DBR | HT373 | | | | Tube of 70 | SN74HCT373PW | | | | TSSOP - PW | Reel of 2000 | SN74HCT373PWR | HT373 | | | | Reel of 250 | SN74HCT373PWT | | | | CDIP – J | Tube of 20 | SNJ54HCT373J | SNJ54HCT373J | | –55°C to 125°C | CFP – W | Tube of 85 | SNJ54HCT373W | SNJ54HCT373W | | | LCCC – FK | Tube of 55 | SNJ54HCT373FK | SNJ54HCT373FK | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. SCLS009D - MARCH 1984 - REVISED AUGUST 2003 # description/ordering information (continued) An output-enable $(\overline{OE})$ input places the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components. OE does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are off. #### **FUNCTION TABLE** (each latch) | | INPUTS | OUTPUT | | |----|--------|--------|----------------| | OE | LE | D | Q | | L | Н | Н | Н | | L | Н | L | L | | L | L | Χ | Q <sub>0</sub> | | Н | Χ | Χ | Z | # logic diagram (positive logic) absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> | | –0.5 V to 7 V | |--------------------------------------------------------------------|-----------------|----------------| | Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ ) (see | ee Note 1) | ±20 mA | | Output clamp current, IOK (VO < 0 or VO > VCO | c) (see Note 1) | ±20 mA | | Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ ) | | ±35 mA | | Continuous current through V <sub>CC</sub> or GND | | ±70 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2) | : DB package | 70°C/W | | - | DW package | 58°C/W | | | N package | 69°C/W | | | NS package | 60°C/W | | | PW package | 83°C/W | | Storage temperature range, T <sub>sto</sub> | | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. SCLS009D - MARCH 1984 - REVISED AUGUST 2003 # recommended operating conditions (see Note 3) | | | | SN | 54HCT3 | 73 | SN | 74HCT3 | 73 | UNIT | |-----------------|---------------------------------|----------------------------------|-----|--------|-----|-----|--------|-----|------| | | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | VCC | Supply voltage | | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | V <sub>CC</sub> = 4.5 V to 5.5 V | 2 | | | 2 | | | V | | V <sub>IL</sub> | Low-level input voltage | V <sub>CC</sub> = 4.5 V to 5.5 V | | | 0.8 | | | 0.8 | V | | VI | Input voltage | | 0 | | VCC | 0 | | VCC | V | | Vo | Output voltage | | 0 | | VCC | 0 | | VCC | V | | Δt/Δν | Input transition rise/fall time | | | | 500 | | | 500 | ns | | TA | Operating free-air temperature | | -55 | | 125 | -40 | | 85 | °C | NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | | Vaa | Т | A = 25°C | ; | SN54H | CT373 | SN74HCT373 | | UNIT | |--------------------|--------------------------------------------|-------------------------|-------------------|------|----------|------|-------|-------|------------|-------|------| | PARAMETER | 1231 00 | Vcc | MIN | TYP | MAX | MIN | MAX | MIN | MAX | ONII | | | Vall | \\ \\ or \\. | $I_{OH} = -20 \mu A$ | 4.5 V | 4.4 | 4.499 | | 4.4 | | 4.4 | | V | | VOH | VI = VIH or VIL | I <sub>OH</sub> = -6 mA | 4.5 V | 3.98 | 4.3 | | 3.7 | | 3.84 | | V | | Voi | \\ \\ or \\. | I <sub>OL</sub> = 20 μA | 4.5 V | | 0.001 | 0.1 | | 0.1 | | 0.1 | V | | VOL | VI = VIH or VIL | I <sub>OL</sub> = 6 mA | 4.5 V | | 0.17 | 0.26 | | 0.4 | | 0.33 | V | | lį | $V_I = V_{CC}$ or 0 | | 5.5 V | | ±0.1 | ±100 | | ±1000 | | ±1000 | nA | | loz | VO = VCC or 0 | | 5.5 V | | ±0.01 | ±0.5 | | ±10 | | ±5 | μΑ | | Icc | $V_I = V_{CC}$ or 0, | I <sub>O</sub> = 0 | 5.5 V | | | 8 | | 160 | | 80 | μΑ | | ΔI <sub>CC</sub> † | One input at 0.5 V<br>Other inputs at 0 or | | 5.5 V | | 1.4 | 2.4 | | 3 | | 2.9 | mA | | Ci | | | 4.5 V<br>to 5.5 V | | 3 | 10 | | 10 | | 10 | pF | <sup>†</sup> This is the increase in supply current for each input that is at one of the specified TTL voltage levels, rather than 0 V or V<sub>CC</sub>. # timing requirements over recommended operating free-air temperature range (unless otherwise noted) | | | Vaa | T <sub>A</sub> = 25°C | | SN54HCT373 | | SN74HCT373 | | UNIT | |-----------------|------------------------------|-------|-----------------------|-----|------------|-----|------------|-----|------| | | | VCC | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | | Pulse duration, LE high | 4.5 V | 20 | | 30 | | 25 | | ns | | t <sub>W</sub> | Pulse duration, LE mign | 5.5 V | 17 | | 27 | | 23 | | 115 | | | Setup time, data before LE↓ | 4.5 V | 10 | | 15 | | 13 | | no | | t <sub>su</sub> | Setup time, data before LEV | 5.5 V | 9 | | 14 | | 12 | | ns | | <b>.</b> | Hold time, data after LE↓ | 4.5 V | 10 | | 10 | | 10 | | ne | | t <sub>h</sub> | i ioiu iiiie, uata aitei LLV | 5.5 V | 10 | | 10 | | 10 | | ns | # SN54HCT373, SN74HCT373 OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS SCLS009D - MARCH 1984 - REVISED AUGUST 2003 # switching characteristics over recommended operating free-air temperature range, $C_L$ = 50 pF (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | то | Vaa | TA | λ = 25°C | ; | SN54H | CT373 | SN74H0 | CT373 | UNIT | |------------------|---------------------|----------|-------|-----|----------|-----|-------|-------|--------|-------|------| | PARAMETER | (INPUT) | (OUTPUT) | vcc | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | | D | Q | 4.5 V | | 25 | 35 | | 53 | | 44 | | | | Ь | ď | 5.5 V | | 21 | 32 | | 48 | | 40 | ns | | <sup>t</sup> pd | LE | Any O | 4.5 V | | 28 | 35 | | 53 | | 44 | 115 | | | LE | Any Q | 5.5 V | | 25 | 32 | | 48 | | 40 | | | 4 | ŌĒ | Any O | 4.5 V | | 26 | 35 | | 53 | | 44 | no | | <sup>t</sup> en | OE | Any Q | 5.5 V | | 23 | 32 | | 48 | | 40 | ns | | <b>+</b> | ŌĒ | Any Q | 4.5 V | | 23 | 35 | | 53 | | 44 | ns | | <sup>t</sup> dis | t <sub>dis</sub> OE | | 5.5 V | | 22 | 32 | | 48 | | 40 | 115 | | 4. | | Any O | 4.5 V | | 10 | 12 | | 18 | | 15 | no | | t <sub>t</sub> | | Any Q | 5.5 V | | 9 | 11 | | 16 | | 14 | ns | # switching characteristics over recommended operating free-air temperature range, $C_L$ = 150 pF (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | то | Vaa | T | λ = 25°C | ; | SN54H | CT373 | SN74H | CT373 | UNIT | |-----------------|--------------------|----------|-------|-----|----------|-----|-------|-------|-------|-------|------| | PARAMETER | (INPUT) | (OUTPUT) | VCC | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | | D | Q | 4.5 V | | 32 | 52 | | 79 | | 65 | | | | Ь | ď | 5.5 V | | 27 | 47 | | 71 | | 59 | 20 | | ιpd | t <sub>pd</sub> LE | Any Q | 4.5 V | | 38 | 52 | | 79 | | 65 | ns | | | LL | | 5.5 V | | 36 | 47 | | 71 | | 59 | | | | ŌĒ | Any O | 4.5 V | | 33 | 52 | | 79 | | 65 | ns | | <sup>t</sup> en | OE | Any Q | 5.5 V | | 28 | 47 | | 71 | | 59 | 115 | | 4. | | Any O | 4.5 V | | 18 | 42 | | 63 | | 53 | 20 | | t <sub>t</sub> | | Any Q | 5.5 V | | 16 | 38 | | 57 | | 48 | ns | # operating characteristics, $T_A = 25^{\circ}C$ | | PARAMETER | TEST CONDITIONS | TYP | UNIT | |-----------------|-----------------------------------------|-----------------|-----|------| | C <sub>pd</sub> | Power dissipation capacitance per latch | No load | 50 | pF | #### PARAMETER MEASUREMENT INFORMATION VOLTAGE WAVEFORMS SETUP AND HOLD AND INPUT RISE AND FALL TIMES VOLTAGE WAVEFORMS PROPAGATION DELAY AND OUTPUT RISE AND FALL TIMES VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES FOR 3-STATE OUTPUTS NOTES: A. $C_L$ includes probe and test-fixture capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O = 50 \Omega$ , $t_r = 6$ ns, $t_f = 6$ ns. - D. The outputs are measured one at a time with one input transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms www.ti.com 15-Oct-2009 # **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|------------|-----------------|--------------------|------|----------------|-------------------------|------------------|------------------------------| | 5962-86867012A | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N / A for Pkg Type | | 5962-8686701RA | ACTIVE | CDIP | J | 20 | 1 | TBD | A42 | N / A for Pkg Type | | 5962-8686701VRA | ACTIVE | CDIP | J | 20 | 1 | TBD | A42 | N / A for Pkg Type | | 5962-8686701VSA | ACTIVE | CFP | W | 20 | 1 | TBD | Call TI | N / A for Pkg Type | | JM38510/65453BRA | ACTIVE | CDIP | J | 20 | 1 | TBD | A42 | N / A for Pkg Type | | JM38510/65453BSA | ACTIVE | CFP | W | 20 | 1 | TBD | Call TI | N / A for Pkg Type | | SN54HCT373J | ACTIVE | CDIP | J | 20 | 1 | TBD | A42 | N / A for Pkg Type | | SN74HCT373DBR | ACTIVE | SSOP | DB | 20 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74HCT373DBRE4 | ACTIVE | SSOP | DB | 20 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74HCT373DBRG4 | ACTIVE | SSOP | DB | 20 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74HCT373DW | ACTIVE | SOIC | DW | 20 | 25 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74HCT373DWE4 | ACTIVE | SOIC | DW | 20 | 25 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74HCT373DWG4 | ACTIVE | SOIC | DW | 20 | 25 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74HCT373DWR | ACTIVE | SOIC | DW | 20 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74HCT373DWRE4 | ACTIVE | SOIC | DW | 20 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74HCT373DWRG4 | ACTIVE | SOIC | DW | 20 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74HCT373N | ACTIVE | PDIP | N | 20 | 20 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | | SN74HCT373N3 | OBSOLETE | PDIP | N | 20 | | TBD | Call TI | Call TI | | SN74HCT373NE4 | ACTIVE | PDIP | N | 20 | 20 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | | SN74HCT373NSR | ACTIVE | SO | NS | 20 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74HCT373NSRE4 | ACTIVE | SO | NS | 20 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74HCT373NSRG4 | ACTIVE | SO | NS | 20 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74HCT373PW | ACTIVE | TSSOP | PW | 20 | 70 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74HCT373PWE4 | ACTIVE | TSSOP | PW | 20 | 70 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74HCT373PWG4 | ACTIVE | TSSOP | PW | 20 | 70 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74HCT373PWLE | OBSOLETE | TSSOP | PW | 20 | | TBD | Call TI | Call TI | | SN74HCT373PWR | ACTIVE | TSSOP | PW | 20 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74HCT373PWRE4 | ACTIVE | TSSOP | PW | 20 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74HCT373PWRG4 | ACTIVE | TSSOP | PW | 20 | 2000 | Green (RoHS & | CU NIPDAU | Level-1-260C-UNLIM | #### PACKAGE OPTION ADDENDUM www.ti.com 15-Oct-2009 | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|-------------------------|------------------|------------------------------| | | | | | | | no Sb/Br) | | | | SN74HCT373PWT | ACTIVE | TSSOP | PW | 20 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74HCT373PWTE4 | ACTIVE | TSSOP | PW | 20 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74HCT373PWTG4 | ACTIVE | TSSOP | PW | 20 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SNJ54HCT373FK | ACTIVE | LCCC | FK | 20 | 1 | TBD | POST-PLATE | N / A for Pkg Type | | SNJ54HCT373J | ACTIVE | CDIP | J | 20 | 1 | TBD | A42 | N / A for Pkg Type | | SNJ54HCT373W | ACTIVE | CFP | W | 20 | 1 | TBD | Call TI | N / A for Pkg Type | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <a href="http://www.ti.com/productcontent">http://www.ti.com/productcontent</a> for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # TAPE AND REEL INFORMATION # TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 - | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE # \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------| | SN74HCT373DBR | SSOP | DB | 20 | 2000 | 330.0 | 16.4 | 8.2 | 7.5 | 2.5 | 12.0 | 16.0 | Q1 | | SN74HCT373DWR | SOIC | DW | 20 | 2000 | 330.0 | 24.4 | 10.8 | 13.0 | 2.7 | 12.0 | 24.0 | Q1 | | SN74HCT373NSR | SO | NS | 20 | 2000 | 330.0 | 24.4 | 8.2 | 13.0 | 2.5 | 12.0 | 24.0 | Q1 | | SN74HCT373PWR | TSSOP | PW | 20 | 2000 | 330.0 | 16.4 | 6.95 | 7.1 | 1.6 | 8.0 | 16.0 | Q1 | \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74HCT373DBR | SSOP | DB | 20 | 2000 | 346.0 | 346.0 | 33.0 | | SN74HCT373DWR | SOIC | DW | 20 | 2000 | 346.0 | 346.0 | 41.0 | | SN74HCT373NSR | SO | NS | 20 | 2000 | 346.0 | 346.0 | 41.0 | | SN74HCT373PWR | TSSOP | PW | 20 | 2000 | 346.0 | 346.0 | 33.0 | # DB (R-PDSO-G\*\*) # PLASTIC SMALL-OUTLINE # **28 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-150 # PW (R-PDSO-G\*\*) # 14 PINS SHOWN # PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-153 # 14 LEADS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. # **MECHANICAL DATA** # NS (R-PDSO-G\*\*) # 14-PINS SHOWN # PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. # FK (S-CQCC-N\*\*) #### **28 TERMINAL SHOWN** # **LEADLESS CERAMIC CHIP CARRIER** NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a metal lid. - D. The terminals are gold plated. - E. Falls within JEDEC MS-004 # W (R-GDFP-F20) # CERAMIC DUAL FLATPACK - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only. - E. Falls within Mil-Std 1835 GDFP2-F20 # DW (R-PDSO-G20) # PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-013 variation AC. # N (R-PDIP-T\*\*) # PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: **Applications Products Amplifiers** amplifier.ti.com Audio www.ti.com/audio Data Converters Automotive www.ti.com/automotive dataconverter.ti.com DLP® Products Broadband www.dlp.com www.ti.com/broadband DSP Digital Control dsp.ti.com www.ti.com/digitalcontrol Clocks and Timers www.ti.com/clocks Medical www.ti.com/medical Military Interface www.ti.com/military interface.ti.com Optical Networking Logic logic.ti.com www.ti.com/opticalnetwork Power Mgmt power.ti.com Security www.ti.com/security Telephony Microcontrollers microcontroller.ti.com www.ti.com/telephony Video & Imaging www.ti-rfid.com www.ti.com/video RF/IF and ZigBee® Solutions www.ti.com/lprf Wireless www.ti.com/wireless > Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2009, Texas Instruments Incorporated