**Features** 



# Low-Power, +2.5V to +5.5V, Dual 8-Bit Voltage-Output DAC in µMAX

±1LSB (max) TUE

to Zero

↑ 1µA Shutdown Mode

## General Description

The MAX549 dual, serial 8-bit, voltage-output, digital-toanalog converter (DAC) operates on a single +2.5V to +5.5V supply. Its ±1LSB TUE specification is guaranteed over temperature. Operating current (supply current plus reference current) is typically 150µA with VDD = 2.5V and less than  $1\mu A$  in shutdown mode.

The interface operates at clock rates up to 10MHz and is compatible with 3-wire SPI™, QSPI™, and Microwire™ interface standards. The serial input shift register is 16 bits: 8 bits for DAC selection and shutdown control, and 8 bits of DAC input data.

The MAX549's ultra-low power consumption and small µMAX package make it ideal for portable and batterypowered applications.

## **Ordering Information**

**♦ 10MHz, 3-Wire Serial Interface** 

**♦** +2.5V to +5.5V Single-Supply Operation

♦ Low 150µA Operating Current (VDD = +2.5V)

♦ µMAX Package—50% Smaller than 8-Pin SO

**♦ Internal Power-On Reset Clears All Registers** 

| PART       | TEMP. RANGE    | PIN-PACKAGE   |
|------------|----------------|---------------|
| MAX549BCPA | 0°C to +70°C   | 8 Plastic DIP |
| MAX549BCUA | 0°C to +70°C   | 8 µMAX        |
| MAX549BC/D | 0°C to +70°C   | Dice*         |
| MAX549BEPA | -40°C to +85°C | 8 Plastic DIP |
| MAX549BEUA | -40°C to +85°C | 8 µMAX        |
|            |                |               |

<sup>\*</sup>Dice are specified at  $T_A = +25$ °C, DC parameters only.

## Applications

VCXO Control Comparator Level Settings GaAs Amp Bias Control Digital Gain and Offset Control

## Functional Diagram



SPI and QSPI are registered trademarks of Motorola, Inc. Microwire is a registered trademark of National Semiconductor Corp.

## Pin Configuration



## **ABSOLUTE MAXIMUM RATINGS**

| $\begin{array}{llllllllllllllllllllllllllllllllllll$ | Operating Temperature Ranges  MAX549BC_A0°C to +70°C  MAX549BE_A40°C to +85°C  Storage Temperature Range65°C to +150°C  Lead Temperature (soldering, 10sec)+300°C |
|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **ELECTRICAL CHARACTERISTICS**

 $(V_{DD} = +2.5V \text{ to } +5.5V, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted. Typical values are at } T_A = +25^{\circ}\text{C.})$ 

| PARAMETER                           | SYMBOL              |                                 | COND     | ITIONS                    | MIN                | TYP  | MAX                | UNITS |
|-------------------------------------|---------------------|---------------------------------|----------|---------------------------|--------------------|------|--------------------|-------|
| STATIC PERFORMANCE                  |                     |                                 |          |                           |                    |      | ·                  |       |
| Resolution                          | N                   |                                 |          |                           | 8                  |      |                    | Bits  |
| Differential Manlinearity           | DNL                 | Guaranteed                      | MAX      | 549BC_A/MAX549BEPA        |                    |      | ±0.9               | LSB   |
| Differential Nonlinearity           | DINL                | monotonic                       | MAX      | 549BEUA (Note 1)          |                    |      | ±0.9               | LSD   |
| Total Unadjusted Error              | TUE                 |                                 | MAX      | 549BC_A/MAX549BEPA        |                    |      | ±1                 | LSB   |
| Total Olladjusted Elfol             | TOL                 |                                 | MAX      | 549BEUA (Note 1)          |                    |      | ±1                 | LSD   |
| Zero-Code Error                     | ZCE                 | $T_A = +25^{\circ}C$            | •        |                           |                    |      | ±1                 | LSB   |
| Full-Scale Error                    | FSE                 |                                 |          |                           |                    |      | ±1                 | LSB   |
| REFERENCE INPUT                     |                     |                                 |          |                           |                    |      |                    |       |
| Reference Input Voltage             | V <sub>REF</sub>    | For specified p                 | performa | ance                      | 2.5                |      | $V_{DD}$           | V     |
| Reference Input Resistance (Note 2) | R <sub>REF</sub>    | DAC code = 5                    | 5 hex    |                           |                    | 16   |                    | kΩ    |
| Reference Input Current             | 1                   | DAC code = 55 hex               |          |                           | 325                | 550  |                    |       |
| (Note 3)                            | IREF                | DAC Code = 5                    | o nex    | $V_{DD} = V_{REF} = 2.5V$ |                    | 150  | 250                | μΑ    |
| DAC OUTPUTS (OUTA, OUTB)            | ,                   |                                 |          |                           |                    |      |                    |       |
| DAC Output Voltage Swing            |                     |                                 |          |                           | 0                  |      | REF                | V     |
| DAC Output Resistance               | Rout                |                                 |          |                           |                    | 32   |                    | kΩ    |
| DAC Output Resistance Match         | Δ(ROUTA -<br>ROUTB) |                                 |          |                           |                    | ±0.2 |                    | %     |
| DIGITAL INPUTS (CS, SCLK, D         | IN)                 |                                 |          |                           |                    |      |                    |       |
| Input High Voltage                  | VIH                 |                                 |          |                           | 0.7V <sub>DD</sub> |      |                    | V     |
| Input Low Voltage                   | VIL                 |                                 |          |                           |                    |      | 0.3V <sub>DD</sub> | V     |
| Input Current                       | I <sub>IN</sub>     | $V_{IN} = 0V \text{ or } V_{D}$ | D        |                           |                    |      | ±1                 | μΑ    |
| Input Capacitance (Note 4)          | CIN                 |                                 |          |                           |                    |      | 10                 | рF    |

## **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{DD} = +2.5V \text{ to } +5.5V, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted.}$  Typical values are at  $T_A = +25^{\circ}C.)$ 

| PARAMETER                            | SYMBOL          |                                               | CONDITIONS                                | MIN | TYP | MAX | UNITS  |  |  |  |
|--------------------------------------|-----------------|-----------------------------------------------|-------------------------------------------|-----|-----|-----|--------|--|--|--|
| DYNAMIC PERFORMANCE                  | •               |                                               |                                           |     |     |     |        |  |  |  |
| Digital Feedthrough and<br>Crosstalk |                 | CS = high, all o                              | digital inputs from 0V to V <sub>DD</sub> |     | 50  |     | nV-sec |  |  |  |
| Voltage-Output Settling Time         |                 | To ±1/2LSB, C                                 | L = 20pF                                  |     | 4   |     | μs     |  |  |  |
| Voltago Output Slow Pato             | SR              | C <sub>L</sub> = 20pF                         | $V_{DD} = +2.5V$                          |     | 1.4 |     | V/µs   |  |  |  |
| Voltage-Output Slew Rate             | J.K.            |                                               | $V_{DD} = +5.5V$                          |     | 3.1 |     | ¬ ν/μS |  |  |  |
| Wake-Up Time                         |                 | CLOAD = 20pF                                  |                                           |     | 4   |     | μs     |  |  |  |
| POWER SUPPLIES                       |                 |                                               |                                           |     |     |     |        |  |  |  |
| Supply Voltage Range                 | V <sub>DD</sub> | Outputs unload                                | ded, all inputs = GND or V <sub>DD</sub>  | 2.5 |     | 5.5 | V      |  |  |  |
| Supply Current                       | I <sub>DD</sub> | V <sub>DD</sub> = +5.5V, o<br>all inputs = GN | outputs unloaded,<br>D or V <sub>DD</sub> |     | 0.3 | 10  | μΑ     |  |  |  |
| Shutdown Current                     |                 | Shutdown mod                                  | Shutdown mode 0.3                         |     |     |     |        |  |  |  |

**Note 1:** 0°C to -40°C testing guaranteed by design using six sigma design limits.

Note 2: Worst-case input resistance at REF occurs at DAC code 55 hex.

**Note 3:** Worst-case reference input current occurs at DAC code 55 hex.

**Note 4:** Guaranteed by design. Not production tested.

## **TIMING CHARACTERISTICS (Note 5)**

 $(V_{DD} = +2.5V \text{ to } +5.5V, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted. Digital inputs switching from 0V to } V_{DD}.)$ 

| PARAMETER                      | SYMBOL            | CONDITIONS           | MIN | TYP | MAX | UNITS |
|--------------------------------|-------------------|----------------------|-----|-----|-----|-------|
| SCLK Pulse Width High          | tсн               |                      | 40  |     |     | ns    |
| SCLK Pulse Width Low           | tcL               |                      | 40  |     |     | ns    |
| DIN to SCLK High Setup         | t <sub>DS</sub>   |                      | 30  |     |     | ns    |
| DIN to SCLK High Hold          | tpH               | $V_{DD} = +2.5V$     | 0   |     |     | ns    |
| DIN to SCENTIIGHT Hold         | IUH               | $V_{DD} = +5.5V$     | 10  |     |     | 113   |
| CS Low to SCLK High Setup      | t <sub>CSS0</sub> |                      | 30  |     |     | ns    |
| CS High to SCLK High Setup     | tcss1             |                      | 30  |     |     | ns    |
| SCLK High to CS Low Hold       | tCSH0             | $V_{DD} = 2.5V$      | 10  |     |     | ns    |
| 3CER HIGH to C3 LOW HOLD       | ICSH0             | $V_{DD} = 5.5V$      | 20  |     |     | 113   |
| Delay, SCLK High to CS High    | tCSH1             |                      | 10  |     |     | ns    |
| CS Pulse Width High            | tcsw              |                      | 40  |     |     | ns    |
| SCLK Period                    | tcp               |                      | 80  |     |     | ns    |
| V <sub>DD</sub> High to CS Low |                   | Power-on reset delay |     |     | 5   | μs    |

Note 5: Guaranteed by design. Not production tested.

## Pin Description

| PIN | NAME            | FUNCTION                                                                                                                                                                                              |
|-----|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | GND             | Ground                                                                                                                                                                                                |
| 2   | OUTA            | DAC A Output Voltage                                                                                                                                                                                  |
| 3   | CS              | Chip-Select Input. A logic low on $\overline{\text{CS}}$ enables serial data to be clocked into the input shift register. Programming commands are executed at $\overline{\text{CS}}$ 's rising edge. |
| 4   | DIN             | Serial Data Input. Data is clocked into the 16-bit input shift register on SCLK's rising edge.                                                                                                        |
| 5   | SCLK            | Serial Clock Input. Data is clocked in on SCLK's rising edge.                                                                                                                                         |
| 6   | OUTB            | DAC B Output Voltage                                                                                                                                                                                  |
| 7   | REF             | External Reference Voltage Input for DAC A and DAC B (2.5V to V <sub>DD</sub> )                                                                                                                       |
| 8   | V <sub>DD</sub> | Positive Power Supply (+2.5V to +5.5V)                                                                                                                                                                |



Figure 1. DAC Simplified Circuit Diagram

## Detailed Description

### Analog Section

The MAX549 is a dual, 8-bit, voltage-output digital-to-analog converter (DAC). Each DAC consists of an R-2R ladder network that converts 8-bit digital inputs into equivalent analog output voltages in proportion to the applied reference voltage (Figure 1). The MAX549's outputs are unbuffered and have a typical output resistance of  $32k\Omega$ . The external reference is used by both DACs. The power-supply range is from +2.5V to +5.5V.

### Reference Input

The voltage applied at REF sets the full-scale output for both DACs and may range from 2.5V to VDD. The REF input resistance is code dependent, with the lowest value (typically  $16k\Omega$ ) occurring when both DAC registers are loaded with a code of 01010101 (55 hex). To minimize INL errors, the reference voltage source should have less than  $3\Omega$  output impedance.



Figure 2. MAX549 Serial-Interface Timing Diagram

### **DAC Outputs**

The MAX549's outputs are unbuffered; each output connects directly to an R-2R ladder. This configuration minimizes power consumption and reduces offset errors. For highest accuracy, apply high resistive loads (1M $\Omega$  and up). Lower resistive loads can be driven, but output loading increases full-scale error. The magnitude of the expected error is the ratio of the DAC output resistance to the DC load resistance at the output.

Typically, an energy <u>pulse</u> is coupled into the DAC output on the rising edge of  $\overline{\text{CS}}$ . Since the MAX549's outputs are unbuffered (connected directly to the R-2R ladder), connecting a small capacitor (200pF to 1000pF) from the output to ground creates a lowpass filter that effectively suppresses the pulse for sensitive applications.

#### Shutdown Mode

When the MAX549 is in shutdown mode, REF becomes high-impedance. The supply current is unchanged, but REF input current decreases to less than  $1\mu A$ . This allows the system reference to remain active with minimal power consumption.

When exiting shutdown mode, recovery time is equivalent to the DAC settling time.

#### Serial Interface

The MAX549 interface is compatible with 3-wire SPI<sup>TM</sup>, QSPI<sup>TM</sup>, and Microwire<sup>TM</sup> microprocessor ( $\mu$ P) interface standards. An active-low chip select ( $\overline{CS}$ ) enables the input shift register to receive data from the serial input (DIN). Data is clocked into the input shift register on rising edges of the serial clock signal (SCLK). The clock frequency can be as high as 10MHz.

Transmit data MSB first in one 16-bit word or two 8-bit bytes. The write cycle can be segmented when  $\overline{\text{CS}}$  is kept active (low) to allow two 8-bit-wide transfers. After clocking all 16 bits into the input shift register, a rising edge on  $\overline{\text{CS}}$  programs the DAC. The DAC outputs can be changed independently or simultaneously. The DAC outputs reflect the data stored in the DAC registers.

### Initialization

The MAX549 has an internal power-on reset. At power-up, all internal registers are reset to zero; therefore, an initialization write is not necessary.

#### Serial Input Data Format and Control Codes

The control byte determines which DAC register is updated (Table 1). Table 2 lists the MAX549's serial-input command format. The 16-bit input word consists of an 8-bit control byte and an 8-bit data byte. The 8-bit control byte is not decoded internally; every control bit performs one function. Data is clocked in starting with uncommitted bit 1 (UB1), followed by the remaining control bits and the DAC data byte. The LSB (D0) of the data byte is the last bit clocked into the input shift register (Figure 2).

Table 3 is an example of a 16-bit word. It performs the following functions:

- 1) Load 80 hex (128 decimal) into both DAC registers
- 2) Update both DAC outputs on  $\overline{\text{CS}}$ 's rising edge

Table 4 shows how to calculate the output voltage based on the input code. Figure 3 gives detailed timing information.



Figure 3. Detailed Serial-Interface Timing Diagram

# Table 1. Control Byte/Input Word Bit Definitions

|                 | UB1* | Χ | Unassigned Bit 1                        |  |  |  |  |
|-----------------|------|---|-----------------------------------------|--|--|--|--|
|                 | UB2  | Х | Unassigned Bit 2                        |  |  |  |  |
|                 | UB3  | Х | Unassigned Bit 3                        |  |  |  |  |
|                 | C2   | 0 | Power-Up Mode                           |  |  |  |  |
|                 | C2   | 1 | Power-Down Mode                         |  |  |  |  |
|                 | C1   | 0 | DAC Register Load Operation<br>Disabled |  |  |  |  |
| Control<br>Byte | C1   | 1 | DAC Register Load Operation<br>Enabled  |  |  |  |  |
|                 | C0   | 0 | DAC Output Updated on Rising Edge of CS |  |  |  |  |
|                 | C0   | 1 | Unassigned Operation                    |  |  |  |  |
|                 | A1   | 0 | Do Not Address DAC B                    |  |  |  |  |
|                 | A1   | 1 | Address DAC B                           |  |  |  |  |
|                 | A0   | 0 | Do Not Address DAC A                    |  |  |  |  |
|                 | A0   | 1 | Address DAC A                           |  |  |  |  |
|                 | D7   | Χ | DAC Data Bit 7 (MSB)                    |  |  |  |  |
|                 | D6   | Χ | DAC Data Bit 6                          |  |  |  |  |
|                 | D5   | Χ | DAC Data Bit 5                          |  |  |  |  |
| Data            | D4   | Χ | DAC Data Bit 4                          |  |  |  |  |
| Byte            | D3   | Χ | DAC Data Bit 3                          |  |  |  |  |
|                 | D2   | Х | DAC Data Bit 2                          |  |  |  |  |
|                 | D1   | Χ | DAC Data Bit 1                          |  |  |  |  |
|                 | D0** | Χ | DAC Data Bit 0 (LSB)                    |  |  |  |  |

<sup>\*</sup>Clocked in first \*\*Clocked in last

## Microprocessor Interfacing

The MAX549 serial interface is compatible with Microwire, SPI, and QSPI interface standards. For SPI, clear the CPOL and CPHA bits (CPOL = 0 and CPHA = 0). CPOL = 0 sets the idle clock state to zero and CPHA = 0 changes data at SCLK's falling edge. This setting allows SPI to run at full clock speeds (1.5MHz). If a serial port is not available on your  $\mu$ P, three bits of a parallel port can be used to emulate a serial port by bit manipulation. Minimize digital feedthrough at the DAC outputs by operating the serial clock only when necessary.

## -Applications Information

## Power-Supply and Ground Considerations

Connect GND to the highest-quality ground available. Bypass VDD with a  $0.1\mu\text{F}$  to  $0.22\mu\text{F}$  capacitor to GND. The reference input can be used without bypassing. However, for optimum line/load-transient response and noise performance, bypass the reference input with  $0.1\mu\text{F}$  to  $4.7\mu\text{F}$  to GND.

Careful PC board layout minimizes crosstalk among the DAC outputs, the reference, and the digital inputs. Separate analog traces by running ground traces between them. Make sure high-frequency digital lines are not routed parallel to analog lines.

**Table 2. Serial Interface Programming Commands** 

|     |             | СО  | NTRO | DL BY | TE |             |    | DATA BYTE         |    |    |        |       | E       |    |                                                                                                                            |                                                                        |
|-----|-------------|-----|------|-------|----|-------------|----|-------------------|----|----|--------|-------|---------|----|----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|
| Loa | paded First |     |      |       |    | Loaded Last |    |                   |    |    |        |       | COMMAND |    |                                                                                                                            |                                                                        |
| UB1 | UB2         | UB3 | C2   | C1    | C0 | A1          | Α0 | D7                | D6 | D5 | D4     | D3    | D2      | D1 | D0                                                                                                                         |                                                                        |
| 0   | 0           | 0   | 0    | 0     | 0  | 0           | 0  | 0                 | 0  | 0  | 0      | 0     | 0       | 0  | 0                                                                                                                          | Initial condition of all registers after power-up.                     |
| Х   | Х           | Х   | 0    | 0     | 0  | Х           | Χ  | Х                 | Х  | Х  | Х      | Х     | Х       | Х  | Х                                                                                                                          | On CS's rising edge, wake up both DACs. DAC registers unchanged.       |
| Х   | Х           | Χ   | Χ    | Х     | 1  | Х           | Χ  | Χ                 | Х  | Х  | Х      | Х     | Х       | Х  | Х                                                                                                                          | Unassigned command                                                     |
| Х   | Х           | Х   | 0    | 1     | 0  | 0           | 1  | 8-bit DAC data    |    |    |        |       |         |    | On CS's rising edge, load DAC A register.<br>DAC B register unchanged.                                                     |                                                                        |
| Х   | Х           | Х   | 0    | 1     | 0  | 1           | 0  |                   |    | 8- | -bit D | AC da | ıta     |    |                                                                                                                            | On CS's rising edge, load DAC B register.<br>DAC A register unchanged. |
| Х   | Х           | Х   | 0    | 1     | 0  | 1           | 1  |                   |    | 8- | -bit D | AC da | ıta     |    |                                                                                                                            | On CS's rising edge, load and update both DAC registers.               |
| Х   | Х           | Х   | 1    | 0     | 0  | 1           | 1  | x x x x x x x x x |    |    |        |       | Х       | Х  | On $\overline{\text{CS}}$ 's rising edge, power down both DACs. Both DAC outputs go to zero. DAC registers unchanged.      |                                                                        |
| Х   | Х           | Х   | 1    | 1     | 0  | 1           | 1  | 8-bit DAC data    |    |    |        |       |         |    | On $\overline{\text{CS}}$ 's rising edge, power down both DACs and update both DAC registers. Both DAC outputs go to zero. |                                                                        |

X = Don't Care

**Table 3. Example Input Word** 

| Loade | d First |     |    |    |    |    |    |    |    |    |    |    |    | Loade | ed Last |
|-------|---------|-----|----|----|----|----|----|----|----|----|----|----|----|-------|---------|
| UB1   | UB2     | UB3 | C2 | C1 | C0 | A1 | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1    | D0      |
| Х     | Х       | Х   | 0  | 1  | 0  | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 0  | 0     | 0       |

X = Don't Care

Table 4. Analog Output vs. Code

|    |    | l  | ANALOG |    |    |    |    |                                          |
|----|----|----|--------|----|----|----|----|------------------------------------------|
| D7 | D6 | D5 | D4     | D3 | D2 | D1 | D0 | OUTPUT (V)                               |
| 1  | 1  | 1  | 1      | 1  | 1  | 1  | 1  | +V <sub>REF</sub> x (255/256)            |
| 1  | 0  | 0  | 0      | 0  | 0  | 0  | 1  | +V <sub>REF</sub> x (129/256)            |
| 1  | 0  | 0  | 0      | 0  | 0  | 0  | 0  | $+V_{REF} \times (128/256) = +V_{REF}/2$ |
| 0  | 1  | 1  | 1      | 1  | 1  | 1  | 1  | +V <sub>REF</sub> x (127/256)            |
| 0  | 0  | 0  | 0      | 0  | 0  | 0  | 1  | +V <sub>REF</sub> x (1/256)              |
| 0  | 0  | 0  | 0      | 0  | 0  | 0  | 0  | 0                                        |

Note:  $1LSB = V_{REF} \times 2^{-8} = V_{REF}(1/256)$ ANALOG OUTPUT =  $+V_{REF}(1/256)$ , where I = Integer Value of Digital Input

AC Considerations

Chip Information

**TRANSISTOR COUNT: 1562** 

Digital Feedthrough

High-speed data at any of the digital input pins may couple through the DAC's internal stray package capacitance and cause noise (digital feedthrough) at the DAC's output, even though  $\overline{CS}$  is held high. This digital feedthrough is tested by holding  $\overline{CS}$  high and toggling the digital inputs from all 1s to all 0s.

### Analog Feedthrough

Due to internal stray capacitance, higher-frequency analog input signals at REF may couple to the output, even when the input digital code is all 0s. Test analog feedthrough by setting all DAC outputs to 0V and sweeping REF.

## Package Information



Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

8 \_\_\_\_\_\_Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 (408) 737-7600